

# **TEConcept**

## //se IO-Link EMC Test Master

niversal  $\cdot$  Smart  $\cdot$  Easy

| File<br>Testa | EMC Tester III Device                                         | 16 Pape                      | et Mast          | er Mode                              | libest                                                       |                                | EMC Tester Pot - No Devic                                                                                 |         |                                                                                 | Speed presslect                        |
|---------------|---------------------------------------------------------------|------------------------------|------------------|--------------------------------------|--------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------|----------------------------------------|
| #<br>t<br>2   | Type<br>ESD 42 AR<br>ESD 42 AR<br>ESD 42 AR<br>ESD 42 Context | Level<br>B<br>-B<br>-B<br>-B | Unit<br>KV<br>KV | Pot<br>P3 Good<br>P3 Good<br>P3 Good | Satur<br>Unconfigured<br>Unconfigured<br>Unconfigured        | Handstory<br>Yes<br>Yes<br>Yes | <ul><li></li></ul>                                                                                        |         | ) 😳                                                                             | COM 1 COM 2 COM 3                      |
|               | ESD 42 Contact<br>19/ 4-3<br>RF 4-3<br>RF 4-3                 | -4<br>10<br>3                | kV<br>Vin<br>Vin | F3Geod<br>F3Geod<br>F3Geod<br>F3Geod | Unconfigured<br>Unconfigured<br>Unconfigured<br>Unconfigured | Yes<br>Yes<br>Yes<br>Yes       | P3 Good P3 Bad                                                                                            |         | Root Taxa                                                                       | Trapper Semantice<br>Trapper Semantice |
| 10<br>10      | Bunt 4-4<br>Bunt 4-4<br>Bunt 4-4<br>Bunt 4-4                  | 1 4 2 2                      | KV<br>KV<br>KV   | F3Good<br>F3Good<br>F3Good<br>F3Good | Unconfigured<br>Unconfigured<br>Unconfigured<br>Unconfigured | Yes<br>Yes<br>Yes              | Ea Tee<br>Renove Test<br>Overall Sta                                                                      | 1       | host field                                                                      | C Ontan                                |
| 12            | RF 44                                                         | 10                           | VEMF             | P1Geod                               | Unconfigured                                                 | Yes                            | Test parameters<br>Start Frequency (MHz) -<br>End Frequency (MHz) -<br>Total Time (s) -<br>See Time (s) - |         | Sweep Mode<br>Sweep Progress<br>Skeeping<br>Citamin                             | mplete                                 |
|               |                                                               |                              |                  |                                      |                                                              |                                | Test Datale<br>Current<br>Party Errors 0<br>Directionen 0<br>No Orence 0<br>Response 0                    | 0       | Highest Rate Gro<br>Party Errors<br>Orecksum<br>Errors<br>No-Device<br>Response | 0<br>0<br>0                            |
|               |                                                               |                              |                  |                                      |                                                              |                                | Al Eros 0<br>H-Sequences                                                                                  | 0       | Al Envis<br>Group Start<br>M-Sequence<br>Group Start                            | 0                                      |
|               |                                                               |                              |                  |                                      |                                                              |                                | Test Status:                                                                                              | 000.000 | Time<br>Unconfigured                                                            | 00.00.00.0                             |



#### Overview

The IO-Link specification includes well defined procedures for testing the EMC robustness of IO-Link devices.

Some tests check the sensitivity of the IO-Link communication of IO-Link devices under EMC conditions.

This requires a robust master that is much less sensitive to EMC noise than the device under test.

This is achieved by separating the IO-Link master into two parts: part 1 contains the sensitive digital logic ( $\mu$ C-box), part 2 contains the IO-Link transceiver (PHY-box).

Both parts are separated by an optical connection with a length of up to 10m.

#### **Deliverables**

- 2 EMC test boxes (Controller-box and PHY-box)
- 6 Optical cables (10m)
- 2 connectors for 24V supply
- EMC Test Graphical User Interface
- PC based IO-Link control tool

### **EMC Test Master Features**

- Complies to IO-Link interface specification V1.1.2 and V1.1.3 and the current IO-Link test specification V1.1.3.
- Error and Signal output
- 4 electrical IO-Link port configurations
  - COM1/2 speed port (good signal)
  - COM1/2 speed port (bad signal)
  - COM3 speed port (good signal)
  - COM3 speed port (bad signal)
- RS232 and USB interfaces
- Terminal based control command set
- Additional EMC test and control software with graphical user interface
- Test report generation in PDF Format
- Can be configured to operate as standard "USB IO-Link Master"
- Firmware update supported

#### **Advantages**

- Sensitive Parts are located outside EMC chamber
- EMC robustness considerably better than required

TEConcept GmbH | Wentzingerstr. 21 | 79106 Freiburg | Tel. +49 761 214 436 40 | info@teconcept.de

**Revision 2.3**